Subash Kumar, C S (2019) Implementation of Low Power Null Conventional Logic Function for Configuration Logic Block. Wireless Personal Communications, 107 (4). pp. 2231-2245. ISSN 0929-6212
Implementation of Low Power Null Conventional Logic Function for Configuration Logic Block.pdf - Published Version
Download (837kB)
Abstract
Todays, transistor level design plays major impact in the power consumption of the VLSI based design. The various logic design models are used to reduce the power consumption that includes synchronous and asynchronous design model. The operation of synchronous circuit is limited by the in phase factor of the clock pulse signal which is used to control the synchronous circuit. In contrast, asynchronous circuits are used widely because it causes low noise, require less power. It affects the less electromagnetic interference that allows reuse of the components. These asynchronous circuits are being implemented by Null Conventional Logic (NCL) which is a delay insensitive logic model. The Configuration Logic Block is the power consuming model in Field Programmable Gate Array (FPGA). This block contains the lookup table (LUT) and 27 fundamental NCL logic gates. To reduce the power consumption of this module, we use the Differential Cascade Voltage Switch Logic (DVSL). The power reduction is achieved in LUT by means of DVSL and minimizes the number transistors. This NCL, DVSL, FPGA logic element is simulated using 90 nm TSMC CMOS processing technology.
Item Type: | Article |
---|---|
Subjects: | D Electrical and Electronics Engineering > Power System E Electronics and Communication Engineering > Circuit Design E Electronics and Communication Engineering > Integrated Circuits |
Divisions: | Electrical and Electronics Engineering |
Depositing User: | Dr Krishnamurthy V |
Date Deposited: | 31 Aug 2024 03:41 |
Last Modified: | 31 Aug 2024 03:41 |
URI: | https://ir.psgitech.ac.in/id/eprint/1075 |