Jayasanthi, M (2021) Low-power DSSS transmitter and its VLSI implementation. Annals of Telecommunications, 76 (7-8). pp. 537-543. ISSN 0003-4347
Full text not available from this repository.Abstract
An interesting area of application in wireless data communication is direct-sequence spread spectrum (DSSS). Spread spectrum communication techniques make the signals more robust against interference and jamming. These are based on a concept that narrowband signal is scrambled before transmission in such a way that the signals occupy a much larger part of the radio frequency spectrum. As the digital and the analogue system components are required on the same substrate in today’s mixed-signal chips, the DSSS transmitter system is proposed to be implemented in field-programmable gate array (FPGA)–based platforms and application-specific integrated circuits (ASICs). With a low-power very large-scale integration (VLSI) architecture, sophisticated processing of wide-bandwidth DSSS systems can be exploited in FPGAs/ASICs. In this article, binary pseudo-noise (PN) sequences are generated using a low-power linear feedback shift register (LFSR) in order to spread transmit signals extensively. The proposed low-power design of LFSR and DSSS transmitter with implementation results is illustrated in this paper. Dynamic power dissipation of the proposed DSSS transmitter is reduced up to 15% and 15.6% when compared to the conventional LFSR and the Gold code–based systems respectively. The proposed hardware is implemented in 180-nm technology and operates at 15.36-MHz frequency.
Item Type: | Article |
---|---|
Subjects: | E Electronics and Communication Engineering > VLSI (Low Power) E Electronics and Communication Engineering > Communication Systems |
Divisions: | Electronics and Communication Engineering |
Depositing User: | Users 5 not found. |
Date Deposited: | 22 Apr 2024 08:28 |
Last Modified: | 22 Apr 2024 08:28 |
URI: | https://ir.psgitech.ac.in/id/eprint/380 |