

# **2898. Digital implementation of modified phase locked loop based harmonic extraction for shunt active filter**

## **C. S. Subash Kumar1 , V. Gopalakrishnan2**

1Department of Electrical and Electronics Engineering, PSG Institute of Technology and Applied Research, Coimbatore, India

2Department of Electrical and Electronics Engineering, Government College of Technology, Coimbatore, India 1Corresponding author

**E-mail:** <sup>1</sup>*subashkumarcs@gmail.com*, 2*gopalgct@hotmail.com* 

*Received 30 November 2015; received in revised form 16 June 2016; accepted 30 June 2016 DOI https://doi.org/10.21595/jve.2016.16679* 



*Copyright © 2018 C. S. Subash Kumar, et al. This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.*

**Abstract.** This paper presents a digital implementation of modified synchronous reference frame in which the Phase Locked Loop (PLL) is customized to get the angle for the reference frames from the supply voltage by Enhanced Phase Locked Loop (EPLL). The extracted harmonics currents are given to an Artificial Neural Network based Space Vector Pulse Width Modulation (ANNSVPWM) which has better switching control and reduced stress on the switches to cancel the distortions at the Point of Common Coupling (PCC). The algorithm was modelled and simulated by Matlab/Simulink to validate the results. The experimental verification is carried on Field Programmable Gate Array (FPGA) Spartan board to check the effectiveness of the control strategy being implemented and the results conclude that the Total Harmonic Distortion (THD) values are below the required levels of power quality standards.

**Keywords:** EPLL, ANNSVPWM, FPGA Spartan, THD.

#### **1. Introduction**

Owing to the increased usage of power electronic equipments for the control of electrical drives and implementation of sophisticated control systems in industries it is inevitable that harmonics are generated by these loads, the supply is made more distorted and harmonics produced by these nonlinear loads are added to the electrical system which makes our supply more polluted. The order and magnitude of the harmonics depend on the configuration and system impedance. These harmonics cause undesirable effects on the electrical equipments such as increased reactive power consumption [1], reduced power factor, increased losses in the electrical device which leads to more heating and reduced life of the product, computers develop error due to data loss or control process in an industry to fail. These power quality problems must be mitigated and should be within the levels specified by IEEE 519 and IEC 61000 which are universal standards for power quality.

For the mitigation of harmonics various techniques has been proposed such as the passive filter or active filter. Passive filters have drawbacks such as resonance problem with the electrical system, the system becomes bulkier, switching of passive elements cause power quality problems and passive elements are used for the reduction of harmonics of particular order, they are designed for lower order odd harmonics whereas the remaining harmonics are present in the system. The rating of the filter must be coordinated with the reactive power need for different load conditions [2]. To prevail over these drawbacks active filters has been proposed in the literature which can eliminate harmonics of any frequencies or of any order. By the purging of harmonics, the reactive power is compensated the power factor of the system is improved and the THD of the system is greatly abridged.

Active filter consists of a Voltage Source Inverter (VSI) which injects current in opposite direction at PCC, for the measurement of harmonics various techniques has been proposed such as instantaneous reactive power (PQ) theory. Synchronous Reference Frame theory (SRF), synchronous detection method,  $I\cos\varphi$  algorithm, symmetrical component theory, instantaneous active and reactive compensation theory  $(dq)$  [3, 4]. The extracted harmonic currents are given to Pulse Width Modulation (PWM) switching technique to generate pulses for the injection of compensation current by the VSI. Different PWM techniques have been discussed such as the hysteresis band PWM, Sine PWM, space vector pulse width modulation.

In this paper a novel control algorithm for the extraction of harmonics using SRF theory with modification in the PLL with EPLL. The drawback of conventional PLL is under adverse grid conditions the grid voltage is unbalanced or harmonically distorted and due to this high amplitude steady state oscillations occurs in the estimated phase and frequency; this causes degraded performance of the PLL [5]. Using the EPLL control technique the accuracy of the extraction of harmonics is improved and THD value is reduced at PCC. The output of the PLL is at the same frequency as that of the input voltage, the dynamic response of the system is improved, and the EPLL operates satisfactorily in the presence of unbalances and harmonics.



**Fig. 1.** Block diagram of EPLL based shunt active filter

It uses the transformation of all the three phase voltages by reference frame transformation and to compute the positive and negative frames to implement the EPLL. The signals obtained from the output of EPLL are sin and cos angles which are used for the transformations that are synchronized with the fundamental positive sequence component. The computed harmonic content in the three phases is given as input to the ANNSVPWM as shown in Fig. 1.

The ANNSVPWM has to generate pulses for the VSI to generate the compensation current to be injected at PCC to cancel the harmonics. The drawback of conventional Space Vector Pulse Width Modulation (SVPWM) is it has lower switching frequency, the computational complexity is also more and it uses look up table which takes more computation time [6]. In the proposed ANNSVPWM technique the angle and amplitude are computed and given to a multilayer feed forward neural network in which back propagation is used for computing the duty cycles of space sectors used for the generation of PWM pulses for the VSI. It has advantage of faster implementation and the switching frequency of the power switches can also be increased [7]. In this paper the EPLL algorithm along with ANNSVPWM is implemented on a digital FPGA Spartan board which has advantages of faster implementation, the switching frequency of the inverter is also increased.

# **2. Modified SRF based harmonic extraction**

For the extraction of harmonics from the load current various algorithms have been proposed

in the literature, the most popular is synchronous reference frame theory (SRF) and it has advantage of ease of execution, robust performance for ideal conditions when the load current is harmonically less distorted [8]. In unbalanced and distorted load conditions SRF method of harmonic current extraction is less effective. To trounce these drawbacks EPLL has been proposed in this paper. The load current and source voltage are measured by means of current and potential transformer. The measured three phase load current are converted in to two axis stationary coordinate system using Clarke transformation:

$$
I_{\alpha} = \sqrt{\frac{2}{3} \left( I A_L - \frac{1}{2} I B_L - \frac{1}{2} I C_L \right)},
$$
\n(1)

 $\overline{a}$ 

$$
I_{\beta} = \sqrt{\frac{2}{3} \left( \frac{\sqrt{3}}{2} I B_L - \frac{\sqrt{3}}{2} I C_L \right)},
$$
\n(2)

$$
I_0 = \sqrt{\frac{2}{3} \left( \frac{1}{\sqrt{2}} I_{A_L} + \frac{1}{\sqrt{2}} I_{B_L} + \frac{1}{\sqrt{2}} I_{C_L} \right)}.
$$
\n(3)



**Fig. 2.** Block Diagram of Modified Synchronous Reference Frame based PLL

The reference frames in the stationary coordinate system are transformed to the synchronously rotating reference frame using Eqs. (4) and (5). The currents  $I_d$  and  $I_q$  represent the direct and quadrature axis of the distorted load current:

$$
I_d = I_\alpha \cos \theta + I_\beta \sin \theta, \tag{4}
$$
  
\n
$$
I_q = -I_\alpha \sin \theta + I_\beta \cos \theta. \tag{5}
$$

The two axes synchronously rotating reference frame is passed through a low pass filter to filter out the average component of the current and pass through the pulsating component of the current present in the load current [9]. The filtered harmonic current is transformed to stationary reference frame as given in Eq. (6) and (7):

$$
I_{adc} = I_{d1} \cos\theta + I_{q1} \sin\theta,
$$
  
\n
$$
I_{bdc} = -I_{d1} \sin\theta + I_{q1} \cos\theta.
$$
\n(6)

The reference current in two axis is transformed in to three axes by reverse Clark transformation. The currents in two-phase coordinates are transformed into three-phase coordinates as given in the Eqs. (8) to (10):

2898. DIGITAL IMPLEMENTATION OF MODIFIED PHASE LOCKED LOOP BASED HARMONIC EXTRACTION FOR SHUNT ACTIVE FILTER. C. S. SUBASH KUMAR, V. GOPALAKRISHNAN

$$
I_{sa} = \sqrt{\frac{2}{3} \left( \frac{1}{\sqrt{2}} I_o + I_{adc} \right)},\tag{8}
$$

$$
I_{sb} = \sqrt{\frac{2}{3}} \left( \frac{1}{\sqrt{2}} I_o - \frac{1}{2} I_{adc} + \frac{\sqrt{3}}{2} I_{bdc} \right),\tag{9}
$$

$$
Isc = \sqrt{\frac{2}{3} \left( \frac{1}{\sqrt{2}} I_o - \frac{1}{2} I_{adc} - \frac{\sqrt{3}}{2} I_{bdc} \right)}.
$$
 (10)

The current in the three phase coordinates represents the extracted harmonic content of the supply currents and the current to be injected to the VSI depends upon the difference between the harmonic content of the signal and the injected current of the active filter.

#### **3. Extended MRF PLL**

The angle  $\theta$  for the Park and Inverse park transformation is generated by the Phase Locked Loop (PLL) which synchronizes the output signal in frequency and phase with the input. In unbalanced and distorted conditions to enable fast and accurate phase and frequency detection EPLL is used for obtaining the instantaneous information of the phase angle and the magnitude of the signal [10]. The PLL detects the phase, filters out the unwanted signal and the oscillations are produced by the voltage controlled oscillator [11]. The input voltages which are unbalanced are transformed into  $dq$  synchronous reference frame:

$$
V_{abc}{}^{+} = V_{abc} - V_{abc}{}^{-1},\tag{11}
$$

$$
V_{abc} = V_{abc} - V_{abc}^{+1},\tag{12}
$$
\n
$$
\begin{bmatrix} V_a^+(t) \\ V_a^+(t) \end{bmatrix} \xrightarrow{T} \begin{bmatrix} V_a^+(t) \\ V_a^+(t) \end{bmatrix}
$$

$$
\begin{bmatrix} \n\alpha & (t) \\ \nV_{\beta}^+(t) \n\end{bmatrix} = T_{\alpha\beta} \begin{bmatrix} V_{b}^+(t) \\ V_{c}^+(t) \n\end{bmatrix},\tag{13}
$$
\n
$$
T_{-2} = 2 \begin{bmatrix} 1 & -\frac{1}{2} & -\frac{1}{2} \end{bmatrix}
$$
\n
$$
(14)
$$

$$
T_{\alpha\beta} = \frac{2}{3} \begin{bmatrix} 1 & -\frac{1}{2} & -\frac{1}{2} \\ 0 & \frac{\sqrt{3}}{2} & -\frac{\sqrt{3}}{2} \end{bmatrix},
$$
\n
$$
\begin{bmatrix} V_d^+(t) \\ V_a^+(t) \end{bmatrix} = T_{dq} \begin{bmatrix} V_a^+(t) \\ V_b^+(t) \end{bmatrix},
$$
\n(15)

$$
\begin{bmatrix} a^{(c)} \\ V_q^+(t) \end{bmatrix} = T_{dq} \begin{bmatrix} a^{(c)} \\ V_p^+(t) \end{bmatrix},
$$
  
\n
$$
T_{dq} = \begin{pmatrix} \cos \hat{\theta} & \sin \hat{\theta} \\ -\sin \hat{\theta} & \cos \hat{\theta} \end{pmatrix}.
$$
\n(15)

The feedback loop regulates the  $dq$  reference frame. The three phase system is taken as unbalanced and harmonically distorted [11]. The positive sequence and negative sequence of the harmonics are present at the input.

In EPLL has two synchronous reference frames rotating in opposite directions at the equivalent angular speed. The fundamental positive and negative sequence components are separated from the fundamental frequency [5]. The error caused by the negative sequence component is eliminated.

 $V_d$  gives an estimation of the amplitude of the positive sequence component and  $V_a$  gives information of the negative sequence component, both rotating in opposite directions at the equivalent angular speed [12]. Of the input signal. When the frequencies are locked the negative sequence component input voltage appears as disturbance input to the PLL oscillating at twice the fundamental frequency.

#### **4. Artificial neural network based space vector PWM**

PWM signals are used for modulating the time duration of the pulses to provide a compensation current in opposition the current harmonics present at PCC [13]. The SVPWM represents the three phase space vector as one rotating quantity which can be easily implemented in digital systems for both transient and steady state conditions [14]. The ANNSVPWM measures the amplitude and angle of the reference frame to generate the gating pulses. The measured harmonic component of the current is fed as input to the ANNSVPWM which acts as a feed forward neural network for nonlinear mapping system. The input is converted in to direct axis and quadrature axis components  $V_d$  and  $V_a$ . The magnitude and angle are separated by Cartesian to polar conversion of the two axis components [7]. The ANN is used to calculate the time periods for the angular position of the different sectors in the reference frame. The computational burden of customary SVPWM to check the look up table for calculating the time delays is reduced by using ANNSVPWM [6]. The neural network is trained using Eqs. (17-18) and the ANN model is generated and placed using simulink. The turn on time for the three phase inputs are given by the following equations:

$$
T_{0} = \frac{T_{s}}{4} + K.V.* \left[ -\sin\left(\frac{\pi}{3} - \alpha^{*}\right) \right],
$$
  
\n
$$
S = 1,6,
$$
  
\n
$$
\frac{T_{0}}{2} + t_{b} = \frac{T_{s}}{4} + K.V.* \left[ -\sin\left(\frac{\pi}{3} - \alpha^{*}\right) \right],
$$
  
\n
$$
T_{0N} = \begin{vmatrix} \frac{T_{0}}{2} + t_{b} = \frac{T_{s}}{4} + K.V.* \left[ -\sin\left(\frac{\pi}{3} - \alpha^{*}\right) \right], \\ \frac{T_{0}}{2} + t_{0} + t_{b} = \frac{T_{s}}{4} + K.V.* \left[ -\sin\left(\frac{\pi}{3} - \alpha^{*}\right) \right], \\ S = 3, \\ \frac{T_{0}}{2} + t_{a} = \frac{T_{s}}{4} + K.V.* \left[ -\sin\left(\frac{\pi}{3} - \alpha^{*}\right) \right], \\ S = 5, \\ S = 5, \\ T_{0N} = \frac{T_{s}}{4} + f(V^{*})g_{A}(\alpha^{*}). \tag{18}
$$

 $f(V^*) \rightarrow$  Voltage amplitude scale factor.  $q(\alpha^*) \rightarrow$  Turn on Signal at Unit Voltage:

$$
g(\alpha^*) = \begin{bmatrix} K\left[-\sin\left(\frac{\pi}{3} - \alpha^*\right) - \sin(\alpha^*)\right], & S = 1,6, \\ K\left[-\sin\left(\frac{\pi}{3} - \alpha^*\right) - \sin(\alpha^*)\right], & S = 2, \\ K\left[\sin\left(\frac{\pi}{3} - \alpha^*\right) - \sin(\alpha^*)\right], & S = 3,4, \\ K\left[\sin\left(\frac{\pi}{3} - \alpha^*\right) - \sin(\alpha^*)\right], & S = 5. \end{bmatrix} \tag{19}
$$

The time of application of the different sectors is found using voltage second principle. The sector is detected by comparing the angle with predefined values. The neural network takes  $\alpha^*$  as reference voltage position. Multilayer neurons are used in the first and second layer and the number of nodes, the weights are set in the training stage.

As shown from the Fig. 3 the three different modulation regions are split up into every 0.02 sec.

Furthermore, the three different modulation regions limit and the relevant input reference magnitude change response is shown in Fig. 3(a). Based on the input magnitude variation the output of the space vector is linearly varied is depicted in Fig. 3(b). The ANN based theta extraction reduce the computation delay results in the phase angle difference of input and output of the SVPWM is completely eliminated is shown in Fig. 3(c). The input and output reference angle is overlapped as shown in the analysis under different modulation regions of the space vector.





**Fig. 3.** Comparison of ANNSVPWM under different modulation regions

# **5. Result and discussion**

A three phase laboratory prototype model has been developed to validate the results obtained by the simulation using Matlab/Simulink. The hardware is developed using an iron cored source inductor of 150  $\mu$ H for low frequency, ferrite core made compensation inductor of 2 mH of high frequency. The DC link capacitor is  $1500 \mu$ F electrolytic type, DC link voltage is 230 V, the voltage source inverter module is an 2 KW smart power module FSB 20 CH, the controller used for the implementation of control technique is FPGA Spartan 6, the nonlinear load connected is a bridge rectifier of 600V, 35 A having a inductor of 24 mH. The sensor used for the measurement of current is CT 15 A / 1 A with a resistance of 220  $\Omega$ , 5W connected in parallel, the sensor used for sensing the voltage to be given to the EPLL is LV 25 – P and the hardware is designed for a switching frequency of 10 kHz.

The proposed method was simulated and the output of simulation shows that the nonlinear load draws a distorted load current from the supply mains which have to be filtered by the active filter and converted in to a pure sinusoidal current at PCC. The three phase sinusoidal voltage is applied to the nonlinear load as shown in Fig. 4.

As illustrated in Fig. 5 the load current of the three phases is distorted due to the presence of a bridge rectifier connected which acts as a nonlinear load.

The three phase non sinusoidal load current is analysed to compute the harmonics present in the signal using the proposed harmonic extraction technique using EPLL with ANNSVPWM and

compensation currents are injected in to the electrical system at PCC as shown in Fig. 6.



When compensation current is applied at PCC the non-sinusoidal load current is converted in to a sinusoidal wave shape reducing the non-linearity of the source current as shown in Fig. 7.

The harmonics present at PCC are removed by active filtering, the THD present in the load current is within the limits specified in power quality standards and the reactive power and power factor of the system are improved as shown in Fig. 8.



The output of the proposed control algorithm implemented on a FPGA Spartan 6 which has

advantages of faster implementation, parallel operation of many process and higher switching frequency. For maximum utilization of the FPGA resources the parameter declaration of bias, the weight of the neural network must be within the specified ranges with the data obtained from the training in Matlab to obtain the required parameter and to declare the maximum and minimum calculation ranges [9].

The ANNSVPWM algorithm is used for calculating the duty cycles of the switches for the different angles of the reference space vector and the computation of harmonics based on modified synchronous reference theory is implemented using EPLL technique for improved accuracy and faster implementation. The source voltage and source current of the proposed hardware for all the three phase output is shown in Fig. 9.





In Fig. 10 the source voltage, source current and compensation current of one phase of the three phase electrical circuit is given. The distorted load current due to the nonlinear loading arrangement is shown in Fig. 10. The non-linearity of the current wave form causes increase in reactive power losses and reduced power factor. These disturbances are removed effectively by injecting compensating current at PCC and the source current is made sinusoidal in shape and the reactive power losses are reduced and the PF of the system is also improved.

The experimental results conclude that the THD of load current of the three phases was 38.4 % before the application of shunt active filter and after the implementation of control algorithm in the proposed hardware the THD is reduced as shown in Table 2, these values are below the required level of power quality standards.



**Table 2.** Tabulation of SAF parameters

## **6. Conclusions**

The implementation of modified SRF based EPLL and ANNSVPWM based switching of SAF on FPGA Spartan 6 hardware and the output results are verified with the simulation results simulated using Matlab/Simulink. The results confirm that the proposed system has better performance compared to the existing control techniques; the THD of the system is improved and is within the limits specified by various power quality standards. In the hardware the response time was faster and the implementation of control algorithm was done less than a cycle, the PF of the system is improved at PCC and maintained near unity. Filtering of THD is made more accurate by using EPLL technique.

## **References**

- **[1] Xu Lin, Han Yang, Khan M. M., Zhou Lidan, Yao Gang, Chen Chen, Pan Jumin** A novel control strategy for dynamic voltage restorer using decoupled multiple reference frame PLL (DMRF-PLL). WSEAS Transactions on Systems, Vol. 8, Issue 2, 2009, p. 261-277.
- **[2] Kesler Metin, Ozdemir Engin** Synchronous-reference-frame-based control method for UPQC under unbalanced and distorted load conditions. IEEE Transactions on Industrial Electronics, Vol. 58, Issue 9, 2011, p. 3967-3975.
- **[3] Bhat Abdul Hamid, Agarwal Pramod** An artificial-neural-network-based space vector PWM of a three-phase high power factor converter for power quality improvement. Proceedings of India International Conference on Power Electronics, 2006.
- **[4] Bhattacharya Avik, Chakraborty Chandan** A shunt active power filter with enhanced performance using ANN-based predictive and adaptive controllers. IEEE Transactions on Industrial Electronics, Vol. 58, Issue 2, 2011, p. 421-428.
- **[5] Pereira Rondineli Rodrigues, da Silva Carlos Henrique, da Silva Luiz Eduardo Borges, Lambert Germano** Control of PWM rectifier under grid voltage dips. Bulletin of the Polish Academy of Sciences, Technical Sciences, Vol. 57, Issue 4, 2009, p. 337-343.
- **[6] R. Zahira, Fathima Peer A.** A technical survey on control strategies of active filter for harmonic suppression. Procedia Engineering, Vol. 30, 2012, p. 686-693.
- **[7] Xiao Peng, Corzine Keith A., Venayagamoorthy Ganesh Kumar** Multiple reference frame-based control of three-phase PWM boost rectifiers under unbalanced and distorted input conditions. IEEE Transactions on Power Electronics, Vol. 23, Issue 4, 2008, p. 2006-2017.
- **[8] Guo Xiao-Qiang, Wu Wei-Yang, Gu He-Rong** Phase locked loop and synchronization methods for grid interfaced converters: a review. Przegląd Elektrotechniczny (Electrical Review), Vol. 87, Issue 4, 2011, p. 182-187.
- **[9] Golestan Saeed, Monfared Mohammad, Freijedo Francisco D.** Design-oriented study of advanced synchronous reference frame phase-locked loops. IEEE Transactions on Power Electronics, Vol. 28, Issue 2, 2013, p. 765-778.
- **[10] Chaoui Abdelmadjid, Krim Fateh, Gaubert Jean-Paul, Rambault Laurent** DPC controlled three-phase active filter for power quality improvement. Electrical Power and Energy Systems, Vol. 30, 2008, p. 476-485.
- **[11] Mikkili Suresh, Panda A. K.** Real-time implementation of PI and fuzzy logic controllers based shunt active filter control strategies for power quality improvement. Electrical Power and Energy Systems, Vol. 43, 2012, p. 1114-1126.
- **[12] Erfidan Tarık, Butun Erhan** Low cost implementation of artificial neural network based space vector modulation. Springer, LNCS, Vol. 3611, 2011, p. 204-209.
- **[13] Kumar Subash C. S., Gopalakrishnan V.** Design of synchronous reference frame based harmonic detection and space vector pulse-width modulation based switching of shunt active filter. Australian Journal of Electrical and Electronics Engineering, Vol. 10, Issue 3, 2013, p. 362-370.
- **[14] Zaveri Naimish, Chudasama Ajitsinh** Control strategies for harmonic mitigation and power factor correction using shunt active filter under various source voltage conditions. Electrical Power and Energy Systems, Vol. 42, 2012, p. 661-671.



**C. S. Subash Kumar** received his B.E. degree in Electrical and Electronics Engineering from Kumaraguru College of Technology in 2002. He received his M.E. degree in Electrical Machines from PSG College of Technology in 2008. Currently, he is an Assistant Professor (Sl.Gr.) in the Department of Electrical and Electronics Engineering at PSG Institute of Technology and Applied Research, Coimbatore, Tamilnadu, India. His current research interests include power electronics applications in power system and active power filters for power conditioning.



**V. Gopalakrishnan**, Associate Professor, Government College of Technology, Coimbatore completed his B.E. (Electrical and Electronics Engineering) degree in Shanmugha College of Engineering (Bharathidasan University), Thanjavur in the year 1989 and subsequently joined as Lecturer in Alagappa Chettiar College of Engineering and Technology, Karaikudi. In the year 2000 he was transferred to Government College of Technology, Coimbatore and later he completed his M.E. (Computer Science and Engineering) degree at Government College of Technology, Coimbatore in the year 2003. He completed his Ph.D. in the year 2009 in the field of Computer Networks His research areas include Network Security and Computer Networks, He has published three Research articles in reputed Indian and International Journals and fourteen research articles in national and international conferences. He is a life member of Indian Society for Technical Education (ISTE) and Institution of Engineers in India (IEI).